- 更多网络例句与管脚相关的网络例句 [注:此内容来源于网络,仅供参考]
-
It was past five, and with the solid tramp of a drove of prize Percherons, scrub- women were invading the cloud-capped twenty-story office building.
后来,他觉得束缚,嫌她管头管脚,像个叛逆的孩子,越是管,越变本加厉,夜里不回家,喝酒抽烟一样不落。
-
Some key problems of line structured light sensor is given comprehensive studies theoretically and practically, which include the analysis of sensor's mathematic model; the improvement of the key parts of the sensor, the light source and imageforming system; the method of on-line measurement and the evaluate of BGA coplanarity. These studies are supported by corresponding satisfactory experiments. This dissertation covers the following aspects concerning the main work and creative research in the subject: 1. The operating theories and features of pattern measuring methods are systematically introduced.
本文成功地将线结构光传感器应用于BGA芯片管脚共面性的在线测试,并针对线结构光传感器测量的一些关键问题进行了深入细致的研究和探讨:建立了线结构光传感器的模型并对结构参数进行了详细的分析,针对传感器的关键环节—光源和成象系统的改进都提出了创新性的理论和方法,对管脚形状比较复杂的BGA芯片球栅阵列的在线测试方法和评定方法进行了理论研究和实验分析,并获得了满意的结果。
-
Dual-purpose clock pins that can connect to the global clock network.
2种功能的时钟管脚,这些管脚都被连接到全局时钟网络。
-
The basic characteristics of the whole process were gained. When the seedling falling out of the tube feet, the difference of the time interval between 2 neighboring seedlings wasn't notable, and the difference of the time interval of 2 neighboring seedlings wasn't notable and the agricultural time was not special notable. These results showed that the uniformity of the pneumatic ordered throwing transplantation was excellent and could meet the demands from design and agriculture; Upstanding state was primary as the seedling falling out of the tube feet, it showed that the seedling could keep erective preferably when the seedling falling to the field.
结果表明:钵体苗从导苗管管脚中落出时,相邻2株钵体苗落出时的时间间隔差异不显著,从左中右3个管脚落山的相邻2株钵体苗的时间间隔与农艺要求的时间差异极不显著,说明气力有序抛秧均匀性好,能满足设计要求和农艺要求;钵体苗从导苗管管脚落出时以直立状态为主,表明气力有序抛秧的钵体苗落入田间时能较好地保持直立。
-
To measure the insulation resistance between pin 1 and all other pins (2 and 3), close Chs.
为了测量管脚1和其它管脚(2和3)之间的绝缘电阻,闭合通道2、3和4。
-
MAX1999EEI Pinout: 8- to 32-bit and 16- to 32-bit word packing options Programmable wait state options: 2 to 31 CCLK Digital audio interface includes six serial ports, two pre- cision clock generators, an input data port, three programmable timers and a signal routing unit Serial ports provide: Six dual data line serial ports that operate at up to 50 Mbits/s for a 200 MHz core on each data line each has a clock, frame sync, and two data lines that can be configured as either a receiver or transmitter pair Left-justified sample pair and I2S support, programmable direction for up to 24 simultaneous receive or transmit channels using two I2S compatible stereo devices per serial port TDM support for telecommunications interfaces including 128 TDM channel support for telephony interfaces such as H.100/H.110 Up to 12 TDM stream support, each with 128 channels per frame Companding selection on a per channel basis in TDM mode Input data port provides an additional input path to the DSP core configurable as either eight channels of I2S or serial data or as seven channels plus a single 20-bit wide syn- chronous parallel data acquisition port Supports receive audio channel data in I2S, left-justified sample pair, or right-justified mode Signal routing unit provides configurable and flexible connections between all DAI components, six serial ports, an input data port, two precision clock generators, three timers, 10 interrupts, six flag inputs, six flag outputs, and 20 SRU I/O pins Serial peripheral interface Master or slave serial boot through SPI Full-duplex operation Master-slave mode multimaster support Open drain outputs Programmable baud rates, clock polarities, and phases 3 Muxed Flag/IRQ lines 1 Muxed Flag/Timer expired line ROM based security features: JTAG access to memory permitted with a 64-bit key Protected memory regions that can be assigned to limit access under program control to sensitive code PLL has a wide variety of software and hardware multi- plier/divider ratios JTAG background telemetry for enhanced emulation features IEEE 1149.1 JTAG standard test access port and on-chip emulation Dual voltage: 3.3 V I/O, 1.2 V core Available in 136-ball BGA and 144-lead LQFP packages Lead free packages are also available
MAX1999EEI引脚说明: 8 - 32位和16 - 32位字包装选择可编程等待状态的选择:2至31个CCLK数字音频接口包括6个串行端口,两个前643时钟发生器,输入数据端口, 3可编程定时器和一个信号路由单元串行端口提供:六双串口数据线,在高达50 Mbps的操作/为200兆赫的每个数据行每个人都有一个时钟,帧同步的核心秒,和两个数据可以作为任何一个接收器或发射器对左对齐和I2S配对样本的支持下,最多可同时接收或传送24个频道,每使用两个系列的I2S兼容立体声设备配置可编程方向线;港口的TDM通信接口,包括支持128个电话接口的TDM的渠道,如H.100/H.110支持多达12个的TDM流的支持下,每帧128个频道每个压缩扩展每通道的基础上选择在TDM模式输入数据端口提供了一个额外的输入路径的DSP核心配置为I2S或串行数据或7加一个20位宽的SYN -异步的并行数据采集接口通道或8通道;支持接收通道I2S音频数据,左对齐样本对,或右对齐模式信号路由单元组件之间提供所有戴配置和灵活的连接,6个串行端口,一个输入数据端口,两个精密时钟发生器,3个定时器,10个中断,六旗投入,产出6个旗,20曼谷南南区域股的I / O管脚串行外设接口的硕士或奴隶通过SPI串行启动全双工运作主从模式多主机支持开漏输出可编程波特率,时钟极性和第三期合并调制旗/ IRQ线路1合并调制旗/定时器过期线光盘的防伪特征:JTAG的访问与64位受保护的关键允许内存内存可分配给程序访问控制的限制下对敏感地区有一个代码锁相环/遥测分比率为背景的JTAG仿真功能增强的IEEE 1149.1 JTAG标准测试访问端口的软件和硬件多钳各种各样和片上仿真双电压:3.3六/输出,可在1.2 V核心136球BGA封装和144引脚LQFP封装无铅封装,也可
-
TDA4864 Pinout: 8- to 32-bit and 16- to 32-bit word packing options Programmable wait state options: 2 to 31 CCLK Digital audio interface includes six serial ports, two pre- cision clock generators, an input data port, three programmable timers and a signal routing unit Serial ports provide: Six dual data line serial ports that operate at up to 50 Mbits/s for a 200 MHz core on each data line each has a clock, frame sync, and two data lines that can be configured as either a receiver or transmitter pair Left-justified sample pair and I2S support, programmable direction for up to 24 simultaneous receive or transmit channels using two I2S compatible stereo devices per serial port TDM support for telecommunications interfaces including 128 TDM channel support for telephony interfaces such as H.100/H.110 Up to 12 TDM stream support, each with 128 channels per frame Companding selection on a per channel basis in TDM mode Input data port provides an additional input path to the DSP core configurable as either eight channels of I2S or serial data or as seven channels plus a single 20-bit wide syn- chronous parallel data acquisition port Supports receive audio channel data in I2S, left-justified sample pair, or right-justified mode Signal routing unit provides configurable and flexible connections between all DAI components, six serial ports, an input data port, two precision clock generators, three timers, 10 interrupts, six flag inputs, six flag outputs, and 20 SRU I/O pins Serial peripheral interface Master or slave serial boot through SPI Full-duplex operation Master-slave mode multimaster support Open drain outputs Programmable baud rates, clock polarities, and phases 3 Muxed Flag/IRQ lines 1 Muxed Flag/Timer expired line ROM based security features: JTAG access to memory permitted with a 64-bit key Protected memory regions that can be assigned to limit access under program control to sensitive code PLL has a wide variety of software and hardware multi- plier/divider ratios JTAG background telemetry for enhanced emulation features IEEE 1149.1 JTAG standard test access port and on-chip emulation Dual voltage: 3.3 V I/O, 1.2 V core Available in 136-ball BGA and 144-lead LQFP packages Lead free packages are also available
TDA4864引脚说明: 8 - 32位和16 - 32位字包装选择可编程等待状态的选择:2至31个CCLK数字音频接口包括6个串行端口,两个前643时钟发生器,输入数据端口, 3可编程定时器和一个信号路由单元串行端口提供:六双串口数据线,在高达50 Mbps的操作/为200兆赫的每个数据行每个人都有一个时钟,帧同步的核心秒,和两个数据可以作为任何一个接收器或发射器对左对齐和I2S样本对支持,最多可同时接收或传送24个频道,每使用两个系列的I2S兼容立体声设备配置可编程方向线;港口的TDM通信接口,包括支持128个电话接口的TDM的渠道,如H.100/H.110支持多达12个的TDM流的支持下,每帧128个频道每个压缩扩展每通道的基础上选择在TDM模式输入数据端口提供了一个额外的输入路径的DSP核心配置为I2S或串行数据或7加一个20位宽的SYN -异步的并行数据采集接口通道或8通道;支持接收通道I2S音频数据,左对齐样本对,或右对齐模式信号路由单元组件之间提供所有戴配置和灵活的连接,6个串行端口,一个输入数据端口,两个精密时钟发生器,3个定时器,10个中断,六旗投入,产出6个旗,20曼谷南南区域股的I / O管脚串行外设接口的硕士或奴隶通过SPI串行启动全双工运作主从模式多主机支持开漏输出可编程波特率,时钟极性和第三期合并调制旗/ IRQ线路1合并调制旗/定时器过期线光盘的防伪特征:JTAG的访问与64位受保护的关键允许内存内存可分配给程序访问控制的限制下对敏感地区有一个代码锁相环/分比率背景遥测的JTAG仿真功能增强的IEEE 1149.1 JTAG标准测试访问端口软件和硬件多钳各种各样和片上仿真双电压:3.3六/输出,可在1.2 V核心136球BGA封装和144引脚LQFP封装无铅封装,也可
-
When the user toggles the switch to Position 3, the pin is grounded, and the pin bit is zero, regardless of the value of the port bit.
当使用者钳位开关到位置3时,管脚接地,管脚位为0,与端口位的值无关。
-
When the user toggles the switch to Position 1, the pin connects to VDD through resistor R5, and the pin bit is one, regardless of the value of the port bit.
当使用者钳位开关到位置1时,管脚通过电阻R5连接到VDD,管脚位为1,不论端口位是什么值。
-
As each pin was set, the pin before it was not charged yet and so was read as a zero.
当一个管脚被置位时,它前面被置位的那个管脚还没有充电完全,所以读到的还是&0&。
- 更多网络解释与管脚相关的网络解释 [注:此内容来源于网络,仅供参考]
-
Pin and Node Assignments:管脚及节点定义
Device Declarations ;器件定义 | Pin and Node Assignments ;管脚及节点定义 | Attribute Declarations ;属性定义
-
ns in sequence:元件管脚的序号出现序号丢失
ns in sequence 元件管脚的序号出现序号丢失 | ◆Component contaning duplicate sub-parts 元件中出现了重复的子部分 | ◆Component with duplicate Implementations 元件被重复使用
-
prong:尖头,叉,管脚
promotion 增进,助长,加速 | prong 尖头,叉,管脚 | prong fork 尖头叉
-
socle:管底管脚
socketed pipe 套节管 | socle 管底管脚 | soda acid fire extinguisher 碳酸钠灭火器
-
LCC Leaderless Chip Carrier:无管脚芯片载体,无引线芯片载体
LCC Launch Control Center 发射控制中心 | LCC Leaderless Chip Carrier 无管脚芯片载体,无引线芯片载体 | LCC Library of Congress Classification 国会图书馆分类法(美国)
-
Lead Scratches:管脚刮伤
脚长 Lead Length | 管脚刮伤 Lead Scratches | 管脚反翘 Lead Tip Bend
-
PINS:(元件的管脚)
建立一个新的布线形状,并且在导线或导线线段上的任意一点双击鼠标 完成布线.同样,用通常的布线方式,当布线连接到元件的管脚(Pins)和过孔(Vias) 时完成布线.
-
bobbin cleaner:管脚清除机
输送纱馆的滑道(斜槽) bobbin chute | 管脚清除机 bobbin cleaner | 纬管夹,木管夹 bobbin clip
-
pin jack:管脚插孔
pin feed paper 针孔馈送纸 | pin jack 管脚插孔 | pinboard 插接板
-
pin jack:管脚插口
pin insulator ==> 针式绝缘子 | pin jack ==> 管脚插口 | pinch compression ==> 等离子体压缩